JEDEC JESD 82-23
September 11, 2020
No Comments
Click here to purchase
This standard defines standard specifications of DC interface parameters, switching parameters, and test loading for definition of the SSTUA32S869 and SSTUA32D869 registered buffer with parity for driving heavy load on high-density DDR2 RDIMM applications. A typical application would be a 36 SDRAM planar DIMM. The SSTUA32S869 and SSTUA32D869 are identical in functionality to the SSTU32S869 and SSTU32D869 devices respectively but specify tighter timing characteristics and a higher application frequency of up to 410MHz.
Product Details
- Published:
- 05/01/2007
- Number of Pages:
- 31
- File Size:
- 1 file , 610 KB